

Journal of Microelectronics, Electronic Components and Materials Vol. 46, No. 1(2016), 24 – 28

# Temperature and process compensated RF power detector

Milenko Milićević<sup>1, 2</sup>, Branislava Milinković<sup>1, 2</sup>, Đorđe Simić<sup>2</sup>, Dušan Grujić<sup>1</sup>, Lazar Saranovac<sup>1</sup>

<sup>1</sup>School of Electrical Engineering, University of Belgrade, Belgrade, Serbia <sup>2</sup>TES Electronic Solutions, Stuttgart, Germany

**Abstract:** This paper describes the design of process and temperature compensated wide band radio frequency power detector in a standard UMC 0.13-µm RF CMOS process. Proposed power detector core consists of two RF NMOS transistors biased for operation in weak inversion and output signal of the power detector core is a linear function of input RF peak voltage and residual temperature dependence. Additional compensation circuit is designed in order to make the output voltage less sensitive on temperature and process variation. Power detector circuit has 20 dB of the dynamic range and is especially suitable for use in transmitter chain applications. The temperature compensation provides typical reduction of 50% in temperature sensitivity of the circuit.

Keywords: RF power detector; temperature compensation; weak inversion; Bessel function; compensation circuit

# Temperaturno in procesno kompenziran RF detector moči

Izvleček: Članek opisuje dizajn procesno in temperaturno kompenziranega detektorja moči širokopasovne radio frekvence v standardni UMC 0.13-µm RF CMOS tehnologiji. Jedro detektorja se sestoji iz dveh RF NMOS tranzistorjev za delovanje v slabi inverziji. Izhodni signal detektorja je linearna funkcija vhodne RF napetosti in ostanka temperaturne odvisnosti. Dodatno kompenzacijsko vezje znižuje temperaturno in procesno odvisnost. Dinamično območje detektorja moči je 20 dB in je posebej primeren za uporabo v prenosnih verigah. Temperaturna kompenzacija tipično za 50 % zmanjša vpliv temperature.

Ključne besede: RF detektor moči; temperaturna kompenzacija; šibka inverzija; Besselova funkcija; kompenzacijsko vezje

\* Corresponding Author's e-mail: milenko.milicevic@tes-dst.com

# 1 Introduction

Power detectors are widely used in wireless communication systems, in receiver and transmitter chain. Optimal gain setting of the receiver chain is highly dependent on the power level of the input signal. In order to meet optimum gain, power level of the input signal should be measured in real time and appropriate gain adjustment of the receiver chain should be performed. Characteristic for this application is that it requires the dynamic range of power detector circuit exceeding 50 dB or more.

In many applications transmitter should be capable to operate with variable peak level of the output power. In order to obtain accurate power gain control, power detector should be employed in the control feedback loop [1]. Power detectors are also used for: power amplifier emergency shutdown in case of high VSWR [2], predistortion linearization of power amplifier using envelope-feedback [3], or as a part of system for envelope elimination and restoration power amplifier [4].

Power detectors for transmitter applications have relaxed dynamic range requirements compared to those employed in receiver, but other factors may be of importance. Self-heating of the power amplifier affects the performance of power detectors by changing their accuracy [5]. In order to have temperature independent behavior, power amplifier and power detector are usually designed together due to the large mutual influence [5]. Another constraint for power detectors is requirement for low power consumption in order to keep high level efficiency of the overall system.

There are few groups of the power detectors – mixer based [6], Schottky diode [7] and monolithic low power

RF peak detector [8]. First two topologies are not quite suitable for CMOS RF IC implementation regarding: unavailability in standard CMOS RF process, bandwidth limitation, large chip size, high power consumption, etc.

Monolithic low power RF peak detector is most suitable for RF IC implementation due to its advantages of simplicity, wide bandwidth, low power and small chip area [8]. However, it has temperature and process dependence and wideband precision power detectors are mostly implemented in expensive bipolar technology [8].

In this paper, monolithic, low power, process and temperature independent RF peak detector has been developed. It uses NMOS transistors biased in weak inversion in order to get the exponential transistor behavior. Additional circuit for temperature and process compensation has been proposed. The new detector uses inexpensive RF CMOS technology and provides temperature and process independent power detection without post-fabrication trimming.

The paper structure is as following: the design of the power detector core circuit is presented in Chapter 2. Topology and design of the new temperature compensation circuit is presented in Chapter 3. Obtained simulation results and post processing with possible applications are presented in Chapter 4 and 5, respectively. Finally, conclusion is introduced in Chapter 6.

#### 2 Proposed RF power detector

The core of the RF power detector is shown in Figure 1.



Figure 1: RF power detector core schematics

In order to obtain exponential behavior, transistors  $M_1$  and  $M_2$  are biased for operation in weak inversion. Transistors have the same channel width, number of fin-

gers, length and their bias currents are equal  $I_1=I_2=I_{DC}$ . Corresponding resistors and capacitors are matched, namely,  $R_1=R_2$ ,  $R_3=R_4$ ,  $C_1=C_2$ . In this case, the AC signal magnitude at gate  $M_1$  is two times greater than at the  $M_2$  gate.

With given assumptions, instantaneous and average drain currents of transistor M<sub>1</sub> are:

$$i_{D1} = I_S e^{\frac{V_{gs1} - V_t}{nV_t}} = I_S e^{\frac{V_Q - V_T}{nV_t}} e^{\frac{V_{OUT}^+}{nV_t}} e^{\frac{V_m \cos(\omega_b t)}{nV_t}} ,$$
(1)

$$\overline{i_{D1}} = I_1 = I_{DC} = I_S e^{\frac{V_Q - V_T}{nV_r}} e^{\frac{V_{OUT}^+}{nV_r}} \frac{1}{T} \int_0^T e^{\frac{V_m}{nV_r} \cos(\omega_b t)} dt = I_S e^{\frac{V_Q - V_T}{nV_r}} e^{\frac{V_{OUT}^+}{nV_r}} I_0\left(\frac{V_m}{nV_r}\right).$$
(2)

Average drain current of transistor M<sub>2</sub> is:

$$\overline{i_{D2}} = I_2 = I_{DC} = I_S e^{\frac{V_Q - V_T}{nV_t}} e^{\frac{V_{QUT}}{nV_t}} I_0 \left(\frac{V_m}{2nV_t}\right).$$
(3)

Where:

- $V_m$  peak amplitude of AC input signal
- gate DC voltagel<sub>0</sub>(x) modified Bessel function of order zero
- n technology dependant sub-threshold slope parameter

From (2) and (3) it can be seen that average drain current is increased by a factor  $I_0(V_m / V_t)$  when RF signal is present. Since the modified Bessel function of order zero is monotonically increasing, the average drain current monotonically increases with RF signal amplitude.

However, the average (DC) current of transistors  $M_1$  and  $M_2$  is constant, and set by current sources  $I_1$  and  $I_2$ . Therefore, the average gate-source voltage  $V_{gs}$  must decreases for (2) and (3) to hold. This change in average  $V_{gs}$  due to input RF signal amplitude is the basis of power detector operation.

For large values of x,  $I_0(x)$  has an asymptotic approximation:

$$I_0(x) \approx \frac{e^x}{\sqrt{2\pi x}}.$$
(4)

Using equations (2) and (3), the output voltage can be written as:

$$V_{OUT} = V_{OUT}^{+} - V_{OUT}^{-}, (5)$$

$$V_{OUT} = nV_t \ln \left( \frac{I_0 \left( \frac{V_m}{nV_t} \right)}{I_0 \left( \frac{V_m}{2nV_t} \right)} \right).$$
(6)

If we apply approximation (4) on the equation (6), we can get:

$$V_{OUT,PD} = \frac{V_m}{2} - \frac{nV_l}{2}\ln(2).$$
 (7)

Where:

$$V_t = \frac{kT}{q}.$$
(8)

From equation (7), it can be recognized that the average output voltage consists of two factors. First term is proportional to the peak value of the input signal, and the second term is proportional to the temperature. Temperature-dependent term can be cancelled by including an additional circuit in the design, which produces the output voltage proportional solely to the temperature. Temperature dependence of the signal described in equation (7) may be minimized to a large extent by subtracting the power detector voltage from compensation circuit output. Design of temperature compensation circuit is presented in the following section.

#### 3 Compensation circuit

Figure 2 presents topology of the compensation circuit that is used for compensation of the temperature dependent part in equation (7). Like in the core of the RF power detector, transistors  $M_{A}$  and  $M_{B}$  are operating in weak inversion. Transistor M, has the same dimensions and the same biasing conditions as transistors M<sub>1</sub> and M<sub>2</sub> in the power detector core. The width of the transistor  $M_{_{\rm B}}$  is two times greater than the width of  $M_{_1}$  and they have same value of bias currents. Transistors M<sub>c</sub>, M<sub>p</sub> and M<sub>r</sub> operate as current mirrors and should be perfectly matched. In order to keep same drain voltages in current mirrors, transistor M<sub>F</sub> has been employed and it has to be matched with M<sub>A</sub>. Additionally, the bias resistors should also be matched,  $R_{A} = R_{R} = R_{r}$ . The output current  $I_{D}$  of the circuit in the Figure 2 is given by the equation (9).

$$I_D = \frac{V_{GS1} - V_{GS2}}{R_3} . (9)$$

Since transistors  $M_A$  and  $M_B$  are operating in the weak inversion, the output current is given with:

$$I_{D} = \frac{V_{GS1} - V_{GS2}}{R_{3}} = \frac{nV_{t} \ln\left(\frac{I_{D}}{I_{S1}}\right) - nV_{t} \ln\left(\frac{I_{D}}{I_{S2}}\right)}{R_{3}},$$
 (10)

$$I_{D} = \frac{nV_{t}\ln\left(\frac{I_{S2}}{I_{S1}}\right)}{R_{3}} = \frac{nV_{t}\ln(2)}{R_{3}},$$
(11)

resistor value  $R_c$  should be set in a way that currents  $I_p$  and  $I_{pc}$  from detector circuit core shown in Figure 1

are equal. Furthermore, compensation circuit could be used as a current source for the power detector core.



Figure 2: Compensation circuit

Output voltage of the circuit in Figure 2 is given with the following equation:

$$V_{COMP} = V_{DD} - \frac{nV_{I}R_{F}\ln(2)}{R_{E}}.$$
 (12)

In order to get temperature independent signal, signals at the outputs of the power detector core and calibration circuit (given with equations (7) and (12)) should be subtracted, given the value for the compensated output voltage of the power detector circuit.

$$V_{OUT} - V_{COMP} = V_{DD} - \frac{V_m}{2} + nV_t \ln(2) \left(\frac{1}{2} - \frac{R_F}{R_E}\right).$$
 (13)

If the value of the resistor  $R_{_{\rm F}}$  is two times smaller than value of  $R_{_{\rm B'}}$  we can get:

$$V_{OUT} - V_{COMP} = V_{DD} - \frac{V_m}{2}.$$
 (14)

From last equation it can be recognized that the output voltage is temperature and process independent.

#### **4** Simulation results

Based on the previous discussion power detector core and compensation circuit are designed in standard UMC 130nm CMOS RF technology. Parameters of all components are shown in Table 1.

| Components         | Parameter        | Value      |
|--------------------|------------------|------------|
| M1, M2, MA, MF     | W/L [μm/μm]      | 2*(5/0.34) |
| MB                 | W/L [μm/μm]      | 4*(5/0.34) |
| MC, MD, ME         | W/L [μm/μm]      | 4*(4/2.5)  |
| RC                 | Resistance [Ω]   | 3922       |
| RF                 | Resistance [Ω]   | 1961       |
| RA, RB, RE, R1, R2 | Resistance [Ω]   | 60000      |
| R3, R4             | Resistance [Ω]   | 25         |
| C, C1, C2, C3      | Capacitance [pF] | 10         |
| 1, 2               | Current [µA]     | 10         |

Table 1: Parameters of the components

Layout of complete chip is presented in Figure 3.

Figure 4 presents voltage sensitivity  $\partial V_{out}/\partial V_m$  of the output signal performed at frequency of 5GHz. The dynamic range of the input signal amplitude can be estimated from this figure. Lower limit is determined by modified Bessel function approximation given in the equation (4). Namely, this approximation is valid for input AC amplitude greater than 0.2 V. Upper limit presents the highest peak level of the voltage input signal for which all transistors are in saturation. This voltage is determined to be 2 V, giving the operation range of the power detector of approximately 20 dB.

It can be concluded that power detector works with high amplitude level of the input signal, what is desirable for RF transmitters.



Figure 3: Power detector with calibration circuit

The power detector is simulated with and without the compensation circuit, in order to demonstrate the improvement. Simulations were performed for AC signal magnitude of 1 V and frequency of 5 GHz. Improvement is reached in industrial temperature range of -40 °C to 100 °C. Maximum temperature coefficient  $(\partial V_{OUT}/\partial T)_{MAX}$  is decreased about two times using this technique.



**Figure 4:** Voltage coefficient of the signal at the output of the power detector



**Figure 5:** Compensated (red) and non-compensated (green) temperature coefficient of the output signal

#### 5 Post processing and applications

Post processing can be done in analog or digital domain. Each of these options will be discussed in the details including advantages and drawbacks as well as possible applications.

#### 5.1 Analog post processing

Straightforward way to combine the power detector core with the compensation circuit is to use instrumentation amplifiers to perform subtracting and amplifying.

The most important parameter for the amplifiers would be input offset in order to keep high level of accuracy. Clear advantage is simple design and ability to detect input amplitude independently of process or temperature variation. Main disadvantage is small dynamic range 20dB. Although, there are some applications where this might be enough as; amplifier linearization techniques [9] including polar loop system [10] and amplitude envelope feedback system [10].

#### 5.2 Digital post processing

Dynamic range might be increased using digital post processing. Power detector output voltage (6) and compensation circuit output voltage (12) could be sampled and post processed in digital domain. Parameter nV<sub>t</sub> might be extracted from (12) and be used in (6) for extraction of the amplitude V<sub>m</sub>. Dynamic range is extended since there is no need for the asymptotic Bessel function approximation (4). Drawback would be complex design. This technique could be used for broad range of applications where temperature and process independent amplitude detection is needed.

# 6 Conclusion

Today, inexpensive scaling CMOS technology allows large level of integration and operation of the circuits at high frequencies. Its main disadvantage is limitation of the process control, which leads to large variation of component parameters. Wide temperature operation range limits the accuracy of power detector due to temperature-dependent terms in output voltage. In some particular cases, this limitation can be solved by using such circuit topologies which performance depends only of well controlled component matching. This paper presented design of such power detector including compensation circuit.

Using the proposed and described circuit topology, significantly lower temperature dependence of the power detector circuit has been achieved. Namely, maximum temperature coefficient is decreased about two times for input signal level between 0.2 V and 2 V. Power detector temperature dependency is minimized to the extent that it can be neglected in many industrial applications, enabling its widespread use in further designs. For applications which require higher dynamic range, digital post processing could be applied.

## 7 Acknowledgment

This work has been supported by SENSEIVER project founded by European Commission as a part of Marie Curie Program.

### 8 References

- 1. Xiaofang Mu; Alon, Z.; Zhang, G.; Shiaw Chang, "Analysis of output power variation under mismatched load in Power Amplifier FEM with directional coupler", *Microwave Symposium Digest*, 2009.
- 2. Ullrich R. Pfeiffer and David Goren," A 20 dBm Fully-Integrated 60 GHz SiGe Power Amplifier With Automatic Level Control" IEEE Journal of Solid State Circuits, vol. 42 Number 7, July 2007.V.
- 3. Hyun-Min Park; Dong-hyun Baek; Jeon, Kye-Ik; Songcheol Hong, "A predistortion linearizer using envelope-feedback technique with simplified carrier cancellation scheme for class-A and class-AB power amplifiers", Microwave Theory and Techniques, IEEE Transactions on , vol.48, no.6, pp.898,904, Jun 2000.
- Feipeng Wang; Kimball, D.; Popp, J.; Yang, A.; Lie, D.Y.C.; Asbeck, P.; Larson, L., "Wideband envelope elimination and restoration power amplifier with high efficiency wideband envelope amplifier for WLAN 802.11g applications," Microwave Symposium Digest, 2005 IEEE MTT-S International , vol., no., pp.4 pp.,, 12-17 June 2005.
- Hiroyuki Nakamoto, Masahiro Kudo, Kimitoshi Niratsuka, Toshihiko Mori, and Shinji Yamaura,"A real-time temperature-compensated CMOS RF on-chip power detector with high linearity for wireless applications" ESSCIRC, page 349-352. IEEE, (2012)
- P. F. Da Mota and J. M. Da Silva, "A true power detector for RF PA built-in calibration and testing," in Proc. Design, Automation, & Test in Europe Conference, 2011, pp. 1-6.
- V. Milanovic, M. Gaitian, J.C. Marshall and M.E. Zaghloul, "CMOS Foundry Implementation of Schottky Diodes for RF Detection" IEEE Transactions on Electron Devices, vol. 43 Number 12, December 1996
- 8. T. Zhang, W. R. Eisenstadt, and R. M. Fox, "A novel 5GHz RF power detector", Proc. International Symposium on Circuits and Systems, vol. 1, pp. 897-900, 2004.
- 9. Steve C. Cripps "RF Power Amplifiers for Wireless Communication", Second Edition, Artech House, 2006.
- 10. Steve C. Cripps "Advance Techniques in RF Power Amplifier Design", Artech House, 2002.

Arrived: 04. 12. 2015 Accepted: 02. 03. 2016