https://doi.org/10.33180/InfMIDEM2018.407



Journal of Microelectronics, Electronic Components and Materials Vol. 48, No. 4(2018), 241 – 247

# Orthodox Theory Monte-Carlo Simulation of Single-Electron Logic Circuits

Miha Kikelj, Benjamin Lipovšek, Franc Smole

University of Ljubljana, Faculty of Electrical Engineering, Ljubljana, Slovenia

**Abstract:** In the past decades MOS based digital integrated logic circuits have undergone a successful process of miniaturisation eventually leading to dimensions of a few nanometres. With the dimensions in the range of a few atomic radii the end of conventional MOS technology is approaching. Amongst the prospective candidates for sub 10nm logic are integrated logic circuits based on single-electron devices. In our contribution we present the use of MOSES (Monte-Carlo Single-Electronics Simulator) as a method for simulation of complementary single-electron logic circuits based on the orthodox theory. Simulations of single-electron devices including a single-electron box, a single-electron transistor and a complementary single-electron inverter were carried out. Their characteristics were evaluated at different temperatures and compared to measurement results obtained at other institutions. The potential for room-temperature operation was also assessed.

Keywords: single-electron logic circuits; single-electron transistor; Monte-Carlo; simulation; MOSES; voltage-state logic

# Monte-Carlo simulacija enoelektronskih logičnih vezij na podlagi Ortodoksne teorije

Izvleček: V preteklih desetletjih je MOS tehnologija uspešno prestala proces miniaturizacije, kar je privedlo do dimenzij struktur v rangu nanometrov. Dimenzije, ki obsegajo le še nekaj atomski polmerov, bi lahko napovedovale konec konvencionalne MOS tehnologije. Kot eden izmed glavnih kandidatov za logična vezja, ki bodo delovala pri dimenzijah okoli 10nm in manj, se omenjajo logična vezja na osnovi enoelektronskih gradnikov. V našem prispevku bomo predstavili uporabo simulacijskega orodja MOSES (Monte-Carlo Single-Electronics Simulator), kot metode za simulacijo komplementarnih enoelektronskih digitalnih logičnih vezij na podlagi Ortodoksne teorije. Izvedli smo simulacije enoelektronskih struktur vključno z enoelektronsko škatlo, enoelektronskim tranzistorjem in komplementarnim enoelektronskim inverterjem. Njihove karakteristike smo ovrednotili pri različnih temperaturah in primerjali z izmerjenimi karakteristikami z drugih raziskovalnih ustanov. Ocenili smo tudi možnost delovanja enoelektronskih vezij pri sobni temperaturi.

Ključne besede: enoelektronska logična vezja; enoelektronski tranzistor; Monte-Carlo; simulacija; MOSES; logika stanj napetosti

\* Corresponding Author's e-mail: miha.kikelj@fe.uni-lj.si

## 1 Introduction

In the last 50 years since the invention of CMOS technology in 1963 the aforementioned technology has gained a huge advantage mainly due to its small power dissipation. Through the continuous process of miniaturisation the reduction of device dimensions from 5  $\mu$ m to 14 nm was achieved [1]. Conventional CMOS technology is bound to reach its limits in the near future and in order to sustain device miniaturisation other technological options should be employed.

One of the prospective candidates for the implementation of sub-10 nm digital logic circuits are digital logic circuits based on single-electron Coulomb blockade devices [2]. The possibility to manipulate electrons one by one should reduce the power dissipation and enable higher integration densities. Up to this point two implementation abilities have been explored. Voltagestate logic as a direct transfer of CMOS topology to single-electron devices [3] and charge-state logic in the form of binary decision diagram – BDD [4] circuits and quantum cellular automaton – QCA [5][6] circuits.

In our contribution we explore the possibility of voltage state logic circuits design and analysis using the MOSES [2] Monte-Carlo simulator. Our focus will be mainly on the implementation of logic functions with means of complementary single-electron logic circuits based on the Orthodox theory briefly described in Section 2.

# 2 Orthodox theory and monte-carlo simulation

In order for single-electron charging effects to become observable and for orthodox theory to apply two conditions should be met. Firstly charging energy should be much greater than thermal energy as depicted in equation (1).

$$E_C \gg E_T$$
 (1)

This condition requires either feature sizes to be in the range of nanometres to minimise capacitances of the structure, or the operating temperature to be near the absolute zero. The second condition to be met is the condition of tunnel resistance  $R_{+}$  in equation (2).

$$R_t = \frac{\hbar}{q^2} \approx 4.2 \, k\Omega \tag{2}$$

Satisfying these conditions, one can analyse single-electron circuits according to the orthodox theory. Applying the theory, the tunnel rate  $\Gamma$  through an individual junction can be expressed by means of equation (3).

$$\Gamma = \frac{\Delta E}{q^2 R_t \left( 1 - \exp\left(-\frac{\Delta E}{k_B T}\right) \right)}$$
(3)

As the orthodox theory assumes independence between individual tunnelling events and only one tunnelling event possible at a certain time, it is possible to describe the macroscopic behaviour of such circuit through a stochastic series of such tunnelling events. The process takes into account probabilities that a tunnelling event will occur at a certain point in time and the probabilities are weighted by the tunnelling rate  $\Gamma$ . Such a process is suitable for implementation within the Monte-Carlo method and is implemented in the MOSES simulator.

# 3 Simulation of single-electron structures

Within our work we have analysed circuits of a singleelectron box, single-electron transistor and a complementary single-electron inverter. Wherever possible we compared our results to measurements of a physical device with similar parameters taken at other institutions.

#### 3.1 Single-electron box

A single-electron box is the simplest single-electron structure. It consists of a single tunnel junction, coupled through a capacitance to a voltage source. The circuit is shown in Fig. 1 and circuit parameters used for simulation are given in the Table 1 below.



**Figure 1:** Circuit of a single-electron box used for simulation.

**Table 1:** Single-electron box circuit parameters used for simulation.

| Element         | Value   |
|-----------------|---------|
| С               | 9 aF    |
| C <sub>TJ</sub> | 1 aF    |
| R <sub>t</sub>  | 100 kΩ  |
| Vg              | 0-50 mV |



**Figure 2:** Simulation results of a single-electron box at 25 mK.

Varying the voltage  $V_g$  from 0 to 50 mV, we observed a characteristic response of the circuit – Coulomb staircase, predicted by the orthodox theory. Simulation results are shown in Fig. 2.

We could not find a real structure measurement to compare the results to, but we have found them comparable to an identical structure simulated by MUSES [7], which is another Monte-Carlo simulator.

The characteristic Coulomb staircase is temperature dependent, since the thermal energy should not exceed the charging energy. Simulation of the temperature dependence of a Coulomb staircase is depicted in Fig.3.



Figure 3: Temperature dependence of the Coulomb staircase.

#### 3.2 Single-electron transistor

A single-electron transistor (SET) is a modification of a single-electron box. Adding another tunnel junction and a supply voltage source, we get the circuit presented in Fig. 4. In Table 2 element values used for simulation are presented.



**Figure 4:** Circuit of a single-electron transistor used for simulation.

Values for the simulation were chosen according to the measurements in [8]. Varying the gate voltage  $V_g$  and supply voltage V as given in Table 2, we were able to obtain a stability diagram for the given transistor. The simulation was performed at 25 mK and a background charge at the central island of 0.3 electrons as observed in [8]. The addition of background charge was necessary to achieve agreement between simulations and measurements, since it shifts the stability diagram of a single-electron transistor. The obtained stability diagram is given in Fig. 5. Fig. 6 presents a measured stability diagram of a real single-electron transistor [8] with the same parameters.

**Table 2:** Single-electron transistor circuit parameters used for simulation.

| Element            | Value    |
|--------------------|----------|
| C <sub>TJ1</sub>   | 57.14 aF |
| C <sub>TJ2</sub>   | 53.94 aF |
| Cg                 | 3.2 aF   |
| $R_{TJ1}, R_{TJ2}$ | 100 kΩ   |
| V <sub>g</sub>     | 0-80 mV  |
| V                  | 0-2 mV   |



**Figure 5:** Simulation of a SET stability diagram at 25 mK.

#### 3.2.1 Temperature dependence

As a single-electron transistor is just a variation of a single-electron box, its characteristics should also be temperature dependent. Taking 114.28 aF as a cumulative capacitance of the circuit in Fig. 4 towards the environment  $C_{\Sigma}$ , we were able to estimate the temperature, up to which Coulomb oscillations would be noticeable, according to equation (4).

$$T \ll \frac{q^2}{k_B C_{\Sigma}} \approx 16 \, K \tag{4}$$



**Figure 6:** Mesurement of a SET stability diagram at 25 mK [8].

To get a sense of the relation 'far less' in equation (4), we made a simulation of Coulomb oscillations at different temperatures and a supply voltage V of 1 mV. It was observed, that Coulomb oscillations become negligible at temperatures 3 times smaller as calculated. The results of the simulations are given in Fig. 7.



**Figure 7:** Simulation of Coulomb oscillations at different temperatures. V = 1 mV.

As the temperature dependence of the observed Coulomb oscillations may not pose a serious problem at this point, their impact of the characteristics of complementary single-electron logic circuits is quite significant.

#### 3.3 Complementary single-electron inverter

A complementary single-electron inverter is comprised of two single-electron transistors much as a conventional CMOS inverter. The two identical SETs with an additional controlling capacitance at the gate, act as a p-MOS or n-MOS equivalent, depending on the operating point set by the controlling electrodes. The schematic of a single-electron inverter circuit is shown in Fig. 8. The elements' values were once again taken from a real implementation of the device from [8] for easier comparison of the results. The parameters are given in Table 3.



**Figure 8:** Complementary single-electron inverter a) and an electron microscope image of the realisation from [9] b).

**Table 3:** Single-electron inverter circuit parameters used for simulation.

| Element                             | Value   |
|-------------------------------------|---------|
| C <sub>TJ1</sub> - C <sub>TJ4</sub> | 100 aF  |
| C <sub>g1</sub> , C <sub>g2</sub>   | 800 aF  |
| C <sub>s1</sub> , C <sub>s2</sub>   | 686 aF  |
| R <sub>tj1</sub> - R <sub>tj4</sub> | 100 kΩ  |
| V <sub>g</sub>                      | 0-80 μV |
| V <sub>s</sub>                      | 65 μV   |

The simulation was performed at 25 mK and with no background charge at any of the nodes, since none was reported originally. Fig. 9 shows simulation results of a DC transfer characteristics compared to the measurement and SPICE simulation results obtained in [8].

Our simulated characteristic shows some deviations from the measured one and more closely corresponds to the characteristics obtained by SPICE. The difference is thought to be due to second-order effects namely cotunneling, since it is not simulated by MOSES and could result in a steeper characteristic than in reality. Second-order effects are most prominent near or in the Coulomb blockade region [10], where standard tunneling is negligible. Additional electron transmission



**Figure 9:** Simulated SET inverter characteristics at 25 mK from MOSES, SPICE [8] and the measurement of the device [8].

through the single-electron transistor induced by the cotunneling effect in the Coulomb blockade region could account for the gentler slope, since it inhibits charging and discharging of the load capacitor. Nearly perfect agreement between simulations and measurements outside of the transition region of the inverter, on the other hand, lets us believe that simulations at higher temperatures should show similar or even better agreement with real structures, due to the diminishing of the cotunneling effect with increasing temperature as observed in [11-12].

#### 3.3.1 Temperature dependence of DC transfer characteristic

The temperature dependence of the inverter's transfer characteristic was evaluated using equation (4) where the cumulative capacitance towards its surroundings 1686 aF was taken as the value of  $C_{\Sigma}$ . Taking into account the factor'far less' derived in the previous section,



Figure 10: Temperature dependence of SET inverter characteristics.

the maximum operating temperature was estimated to be around 360 mK. The simulation of the temperature dependence of the inverter's DC transfer characteristic is shown in Fig. 10.

From Fig. 10 one can clearly see a continuous degradation of logic levels with increasing temperature, as well as a decrease in the absolute differential gain at the switching point. An inverter with such characteristics is clearly an inappropriate building block for larger logic circuits even at temperatures close to absolute zero, let alone at room temperature.

#### 3.3.2 Single-electron inverter at room temperature

The main goal in developing single-electron circuits is room temperature operation. According to the simulations from previous sections we have proposed a structure that when implemented, should exhibit single-electron effects even at room temperature. Using equation (4) and a factor 1/5 for the criterion 'far less' we have estimated the value of  $C_s$  to less than 1.2 aF.

To meet the criterion we have scaled the values in Table 3 2000 times. The element values of the scaled inverter are given in Table 4 and the simulation of the DC transfer characteristics at different temperatures is given in Fig. 11.

**Table 4:** Single-electron inverter circuit parameters used for simulation.

| Element                             | Value    |
|-------------------------------------|----------|
| С <sub>тJ1</sub> - С <sub>тJ4</sub> | 0.05 aF  |
| C <sub>g1</sub> , C <sub>g2</sub>   | 0.4 aF   |
| C <sub>s1</sub> , C <sub>s2</sub>   | 0.343 aF |



Figure 11: Temperature dependence of SET inverter characteristics.

From Fig. 11 it is clearly visible, that the inverter characteristic is still observable at room temperature, even though the differential gain at the switching point is already below 1. A strong degradation of logic levels is also visible. Despite the observable inverter characteristics at room temperature, the inverter would still not be capable to drive further logic stages. For that to become possible, the dimensions of the features composing the inverter would need to drop into the subnanometre region as predicted in [13].

The dimensions of a fabricated device with parameters from Table 4, where each island is shaped as a cube for simplicity, are given in Table 5. Fig. 12 presents a simplified layout of the device.

**Table 5:** Dimensions of the single-electron inverterstructure for parameters in Table 4 and Table 3.

| Dimension | Length<br>Table 4 | Length<br>Table 3 |
|-----------|-------------------|-------------------|
| а         | 1 nm              | 1 nm              |
| b         | 2.38 nm           | 106 nm            |
| с         | 0.12 nm           | 0.12 nm           |
| d         | 0.15 nm           | 0.15 nm           |





### 4 Conclusions

From the performed simulations it is clear, that singleelectron circuits could be the next step in the integration and miniaturisation of logic circuits. One of the setbacks of complementary single-electron logic is the small dimension of the features comprising the singleelectron circuits to achieve room temperature operation. Another possible setback is the degradation of the logic levels and thus the inability to drive further stages. The solution of the problem could be found in single-electron charge state logic, which defines logic levels with the presence of an electron and not with the voltage level as do complementary single-electron circuits. Two of the possible approaches already in development are the use of QCA (Quantum Cellular Automaton [5][6] and the BDD (Binary Decision Diagram) [4].

### **5** References

- V. K. Khanna, "Single Electronics," in Integrated Nanoelectronics, Pilani, India, Springer, 2016, pp. 247-269. <u>https://www.doi.org/10.1007/978-81-322-3625-2</u>
- A. N. Korotkov, "Single-electron logic and memory devices," *International Journal of Electronics*, vol. 86, no. 5, pp. 511-547, 1999. <u>https://www.doi. org/10.1080/002072199133256</u>
- K. Uchida, J. Koga, R. Ohba, et al., Programmable Single-Electron Transistor Logic for Future Low-Power Inteligent LSI: Proposal and Room-Temperature Operation," *IEEE T. Electron Dev.*, vol. 50, no. 70, pp. 1623-30, July 2003. <u>https://www. doi.org/10.1109/ted.2003.813909</u>
- S. Kasai in H. Hasegawa, "A single electron binarydecision-diagram quantum logic circuit based on schottky wrap gate control of a GaAs nanowire hexagon," *IEEE Electron Device Letters*, vol. 23, no. 8, pp. 446–448, 2002. <u>https://www.doi.org/10.1109/ led.2002.801291</u>
- A. N. Bahar, S. Waheed, N. Hossain in M. Asaduzzaman, "A novel 3-input xor function implementation in quantum dot-cellular automata with energy dissipation analysis," *Alexandria Engineering Journal*, 2017. <u>https:// www.doi.org/10.1016/j.aej.2017.01.022</u>
- S. Banerjee, J. Bhattacharya, R. Chatterjee, P. Bagchi, S. Mondal, R. Bandyopadhyay, R. Dutta in P. Das, "A novel design of 3 input 8 output decoder using quantum dot cellular automata," in *Information Technology, Electronics and Mobile Communication conference (IEMCON), 2016 IEEE 7<sup>th</sup> Annual*, pp. 1- 6, IEEE, 2016. <u>https://www.doi.org/10.1109/iemcon.2016.7746340</u>
- A. A. Elabd, A.-A. T. Shalaby in E.-S. M. El-Rabaie, "Monte carlo simulation of single electronics based on orthodox theory," in *Radio Science conference (NRSC), 2012 29th National*, pp. 581– 591, IEEE, 2012. <u>https://www.doi.org/10.1109/</u> <u>nrsc.2012.6208569</u>

- R. van de Haar in J. Hoekstra, "Spice simulation of single-electron electronics compared to measurement results," in *STW-ProRISC-IEEE Workshop*, pp. 190–194, 2003.
- C. P. Heij, P. Hadley, and J. E. Mooji., "Singleelectron inverter," *Applied Physics Letters*, vol. 78, no. 8, pp. 1140-1142, 2001. <u>https://www.doi.org/10.1063/1.1345822</u>
- 10. C. Wasshuber, *Computational Single-Electronics*. Springer-Verlag Wien, 2001. <u>https://www.doi.org/10.1007/978-3-7091-6257-6</u>
- S. De Franceschi, S. Sasaki, J. M. Elzerman, et al., "Electron cotunneling in a semiconductor quantum dot," *Physical review letters*, vol. 86, no. 5, pp. 878-881, 2001. <u>https://www.doi.org/10.1103/</u> <u>PhysRevLett.86.878</u>
- R. Scheibner, E. G. Novik, T. Borzenko, et al., "Sequential and cotunneling behavior in the temperature-dependent thermopower of fewelectron quantum dots," *Phiysical Review B*, vol. 75, no. 4, pp. 041301, 2007. <u>https://www.doi.org/10.1103/PhysRevB.75.041301</u>
- K. K. Likharev, "Single-electron devices and their applications," *Proceedings of the IEEE*, vol. 87, no. 4, pp. 606–632, 1999. <u>https://www.doi.org/10.1109/5.752518</u>
- 14. R. H. Chen, D. M. R. Kaplan in O. Turel, *Monte-Carlo Single-Electronics Simulator 1.2 USERS'S GUIDE*, 2001.
- 15. MOSES. Monte-Carlo Single-Electronics Simulator, available from R. H. Chen (rchen@felix. physics.sunysb.edu)

Arrived: 31.08.2018 Accepted: 24.12.2018