Quantum-based serial-parallel multiplier circuit using an efficient nano-scale serial adder

Hongyu Wu, Shuai Jiang, Nima Jafari Navimipour, Saeid Seyedi

Abstract


Quantum dot cellular automata (QCA) is one of the newest nanotechnologies. The conventional complementary metal oxide semiconductor (CMOS) technology was superbly replaced by QCA technology. This method uses logic states to identify the positions of individual electrons rather than defining voltage levels. A wide range of optimization factors, including reduced power consumption, quick transitions, and an extraordinarily dense structure, are covered by QCA technology. On the other hand, the serial-parallel multiplier (SPM) circuit is an important circuit by itself, and it is also very important in the design of larger circuits. This paper defines an optimized circuit of SPM circuit using QCA. It can integrate serial and parallel processing benefits altogether to increase efficiency and decrease computation time. Thus, all these mentioned advantages make this multiplier framework a crucial element in numerous applications, including complex arithmetic computations and signal processing. This research presents a new QCA-based SPM circuit to optimize the multiplier circuit's performance and enhance the overall design. The proposed framework is an amalgamation of highly performance architecture with efficient path planning. Other than that, the proposed QCA-based SPM circuit is based on the majority gate and 1-bit serial adder (BSA). BCA circuit has 34 cells and a 0.04 μm2 area and uses 0.5 clock cycles. The outcomes showed the suggested QCA-based SPM circuit occupies a mere 0.28 µm² area, requires 222 QCA cells, and demonstrates a latency of 1.25 clock cycles. This work contributes to the existing literature on QCA technology, also emphasizing its capabilities in advancing VLSI circuit layout via optimized performance. 


Keywords


Multiplier, Serial–Parallel, Binary multiplier operation, Nano, QCA-based communications

Full Text:

PDF

References


A. Kamaraj, P. Marichamy, and R. Abirami, "MULTI-PORT RAM DESIGN IN QCA USING LOGICAL CROSSING," Informacije MIDEM, vol. 51, no. 1, pp. 49-61, 2021.

Y. Li, D. Sang, M. Li, X. Li, T. Wang, and B. O. Mohammed, "A New Quantum-Based Building Block for Designing a Nano-Circuit with Lower Complexity," Informacije MIDEM, vol. 53, no. 2, 2023.

S. Senthilnathan and S. Kumaravel, "Power-efficient implementation of pseudo-random number generator using quantum dot cellular automata-based D flip flop," Computers & Electrical Engineering, vol. 85, p. 106658, 2020.

M. Vahabi, E. Rahimi, P. Lyakhov, and A. Otsuki, "A novel QCA circuit-switched network with power dissipation analysis for nano communication applications," Nano Communication Networks, vol. 35, p. 100438, 2023.

S. Bashir, S. Yaqoob, and S. Ahmed, "Design of QCA based N-bit single layer shift register using efficient JK Flip Flop for nano-communication applications," Nano Communication Networks, vol. 36, p. 100443, 2023.

S. Seyedi and N. J. Navimipour, "A fault-tolerance nanoscale design for binary-to-gray converter based on QCA," IETE Journal of Research, vol. 69, no. 5, pp. 2991-2998, 2023.

S. S. Ahmadpour, M. Mosleh, and S. Rasouli Heikalabad, "Robust QCA full‐adders using an efficient fault‐tolerant five‐input majority gate," International Journal of Circuit Theory and Applications, vol. 47, no. 7, pp. 1037-1056, 2019.

M. Norouzi, S. R. Heikalabad, and F. Salimzadeh, "A reversible ALU using HNG and Ferdkin gates in QCA nanotechnology," International Journal of Circuit Theory and Applications, vol. 48, no. 8, pp. 1291-1303, 2020.

S. Seyedi and N. J. Navimipour, "An optimized design of full adder based on nanoscale quantum-dot cellular automata," Optik, vol. 158, pp. 243-256, 2018.

S. Seyedi and N. Jafari Navimipour, "Designing a multi‐layer full‐adder using a new three‐input majority gate based on quantum computing," Concurrency and Computation: Practice and Experience, vol. 34, no. 4, p. e6653, 2022.

R. Marshal and G. Lakshminarayanan, "Fault resistant coplanar QCA full adder-subtractor using clock zone-based crossover," IETE Journal of Research, vol. 69, no. 1, pp. 584-591, 2023.

A. N. Bahar and K. A. Wahid, "Design of QCA-serial parallel multiplier (QSPM) with energy dissipation analysis," IEEE transactions on circuits and systems II: express briefs, vol. 67, no. 10, pp. 1939-1943, 2019.

K. R. Sekar, R. Marshal, and G. Lakshminarayanan, "Reliable adder and multipliers in QCA technology," Semiconductor Science and Technology, vol. 37, no. 9, p. 095006, 2022.

S. Mohammadi Mohaghegh, R. Sabbaghi-Nadooshan, and M. Mohammadi, "Design of a ternary QCA multiplier and multiplexer: a model-based approach," Analog Integrated Circuits and Signal Processing, vol. 101, pp. 23-29, 2019.

F. Salimzadeh and S. R. Heikalabad, "A full adder structure with a unique XNOR gate based on Coulomb interaction in QCA nanotechnology," Optical and Quantum Electronics, vol. 53, no. 8, p. 479, 2021.

S. Aralikatti, "QCA Designer: A simulation and Design Layout Tool for QCA based Nano Domain Computing Architectures," in 2020 Second International Conference on Inventive Research in Computing Applications (ICIRCA), 2020: IEEE, pp. 1042-1046.

K. Walus, T. J. Dysart, G. A. Jullien, and R. A. Budiman, "QCADesigner: A rapid design and simulation tool for quantum-dot cellular automata," IEEE transactions on nanotechnology, vol. 3, no. 1, pp. 26-31, 2004.

A. M. Chabi, S. Sayedsalehi, S. Angizi, and K. Navi, "Efficient QCA exclusive-or and multiplexer circuits based on a nanoelectronic-compatible designing approach," International Scholarly Research Notices, vol. 2014, 2014.

K. Walus, "ATIPS Laboratory QCADesigner Homepage. ATIPS Laboratory, Univ. Calgary, Calgary, Canada," ed, 2002.

H. Cho and E. E. Swartzlander, "Adder and multiplier design in quantum-dot cellular automata," IEEE Transactions on Computers, vol. 58, no. 6, pp. 721-727, 2009.

Y. Zhang, H. Lv, H. Du, C. Huang, S. Liu, and G. Xie, "Modular design of QCA carry flow adders and multiplier with reduced wire crossing and number of logic gates," International Journal of Circuit Theory and Applications, vol. 44, no. 7, pp. 1351-1366, 2016.

I. Edrisi Arani and A. Rezai, "Novel circuit design of serial–parallel multiplier in quantum-dot cellular automata technology," Journal of Computational Electronics, vol. 17, no. 4, pp. 1771-1779, 2018.




DOI: https://doi.org/10.33180/InfMIDEM2024.202

Refbacks

  • There are currently no refbacks.


Copyright (c) 2024 Hongyu Wu, Shuai Jiang, Nima Jafari Navimipour, Saeid Seyedi

Creative Commons License
This work is licensed under a Creative Commons Attribution 4.0 International License.